# Laboratory #3: Pipelined Processor

Submission Date: April 4<sup>th</sup> 2025

# CEG3156 - Computer Systems Design Winter 2025

School of Electrical Engineering and Computer Science at the University of Ottawa

Course Coordinator: Rami Abielmona, PhD, P. Eng Teaching Assistant: Pavly Saleh

> Nida Taj 300239050 August Zhang 300310509 Gavin Gao 300190846

> > Group 6

# **Table of Contents**

| Theoretical Part                   | 2  |
|------------------------------------|----|
| Introduction                       | 2  |
| Pre – Lab                          | 2  |
| Discussion of Problem              | 4  |
| Discussion of Algorithmic Solution | 5  |
| Design Part                        | 6  |
| Discussion of Used Components      | 6  |
| Discussion of Actual Solution      | 7  |
| Discussion of Tool                 | 7  |
| Discussion of Challenging Problems | 7  |
| Real Implementation                | 8  |
| Shown simulation/synthesis results | 8  |
| Verification                       | 11 |
| Discussion                         | 12 |
| Conclusion                         | 13 |
| Appendix A                         | 14 |
|                                    |    |

# Theoretical Part

#### Introduction

The objective of this lab was to be able to design, test and realize a pipelined processor and further design and implement a hazard detection unit along with other units such as a forwarding unit to handle and process pipeline hazards. The goal is to be able to design a datapath and realize the pipelined RISC processor in VHDL and finally simulate it on the board. Pipelined RISC processors are highly relevant to understand because they increase the efficiency and processing of instructions in modern day computing systems. The pipelined processor can process multiple instructions at once, significantly increasing throughput, which is crucial in many different computing applications such as embedded systems.

#### Pre – Lab

#### **Hazard Detection Unit Equation:**



Figure 1.1 – Hazard detection unit

#### Forwarding Unit Equations:

- If (EX/MEM.RegWrite & (EX/MEM.RegisterRd  $\neq$  0) & (EX/MEM.RegisterRd=ID/EX.RegisterRs)) ForwardA= 10
- If (EX/MEM.RegWrite & (EX/MEM.RegisterRd ≠ 0) & (EX/MEM.RegisterRd=ID/EX.RegisterRt))
   ForwardB= 10
- If (MEM/WB.RegWrite & (MEM/WB.RegisterRd ≠ θ) & (MEM/WB.RegisterRd=ID/EX.RegisterRs))
   Forward4= θ1
- If (MEM/WB.Regivrite & (MEM/WB.RegisterRd ≠ 0) & (MEM/WB.RegisterRd=ID/EX.RegisterRt))
   ForwardB= 01



Figure 1.2 – Forwarding unit

#### First for Forwarding A (ALU Output A)

```
if (EX/MEM.RegWrite) AND (EX/MEM.RegisterRd \neq 0) AND (EX/MEM.RegisterRd == ID/EX.RegisterRs) \rightarrow ForwardA = 10 if (EX/MEM.RegWrite) AND (EX/MEM.RegisterRd \neq 0) AND (EX/MEM.RegisterRd == ID/EX.RegisterRt) \rightarrow ForwardB = 10 if (MEM/WB.RegWrite) AND (MEM/WB.RegisterRd \neq 0) AND (MEM/WB.RegisterRd ==
```

ID/EX.RegisterRs)  $\rightarrow$  ForwardA = 01 if (MEM/WB.RegWrite) AND (MEM/WB.RegisterRd  $\neq$  0) AND (MEM/WB.RegisterRd == ID/EX.RegisterRt)  $\rightarrow$  ForwardB = 01

Else  $\rightarrow$  00 (no forwarding) // we will use value from regfil

Fwd value - mux - alu cs

| EX/MEM.R<br>egWrite | MEM/WB.<br>RegWrite | EX/MEM.R<br>d ==<br>ID/EX.Rs | MEM/WB.<br>Rd ==<br>ID/EX.Rs | EX/MEM.R<br>d ==<br>ID/EX.Rt | MEM/WB.<br>Rd ==<br>ID/EX.Rt | ForwardA | ForwardB |
|---------------------|---------------------|------------------------------|------------------------------|------------------------------|------------------------------|----------|----------|
| 1                   | X                   | 1                            | X                            | 0                            | 0                            | 10       | 00       |
| 1                   | X                   | 0                            | X                            | 1                            | X                            | 00       | 10       |
| 0                   | 1                   | 1                            | X                            | 0                            | 0                            | 01       | 00       |
| 0                   | 1                   | 0                            | X                            | 1                            | X                            | 00       | 01       |
| 0                   | 0                   | 0                            | 0                            | 0                            | 0                            | 00       | 00       |

#### Conditions to detect data hazard

```
EX/MEM.RegisterRd = ID/EX.RegisterRs ← type 1

EX/MEM.RegisterRd = ID/EX.RegisterRt ← type 1

MEM/WB.RegisterRd = ID/EX.RegisterRs ← type 2

MEM/WB.RegisterRd = ID/EX.RegisterRt ← type 2

datadep/hzd

If (ID/EX.MemRead) AND ((ID/EX.RegisterRt = IF/ID.RegisterRs) OR (ID/EX.RegisterRt = IF/ID.RegisterRt))

→ Then: Stall

If (ID/EX.MemRead) AND

((ID/EX.RegisterRt = IF/ID.RegisterRs)

OR (ID/EX.RegisterRt = IF/ID.RegisterRs)

OR (ID/EX.RegisterRt = IF/ID.RegisterRt))
```

stall

| IO/EX<br>MemRead | ID/EX<br>RegRt | IF/IDReg<br>Rs | IF/IDReg<br>Rt | PCWrite | IF/IDWrit<br>e | MuxDetec<br>t |
|------------------|----------------|----------------|----------------|---------|----------------|---------------|
| 0                | 0              | 0              | 0              | 1       | 1              | 0             |
| 1                | 1              | 1              | 0              | 0       | 0              | 1             |
| 1                | 1              | 0              | 1              | 0       | 0              | 1             |
| 1                | 1              | 1              | 1              | 0       | 0              | 1             |

Figure 1.3 – Hazard detection conditions

#### Discussion of Problem

There are a few problems to be addressed over the course of this lab. The first being the successful design of both the hazard detection unit, and the forwarding unit. More specifically, the internals of these units, and successful Boolean realizations of both units. The next problem to be addressed is the pipelined processor itself. The single cycle datapath established during the previous laboratory will be amended in this laboratory to be a pipelined processor, which remains as an 8-bit datapath, that can process 32-bit instructions. The top-level entity of the processor should be able to take as input a 3-bit ValueSelect signal and output the correct values such as the PC value, ALU value, or read data values depending on the signal inputted.



Figure 1.4 – Flowchart representation of proposed solution

### Discussion of Algorithmic Solution



Figure 1.5 – Pipelined RISC processor 8-bit datapath

The figure 1.5 shows the RISC pipelined processor datapath. The datapath includes the five stages of the pipeline. The processor still follows an 8-bit datapath architecture, capable of handling 32-bit instructions. The datapath also includes the hazard forwarding and hazard detection units, which each take as input instr[23-21] in order to compare and detect hazards, and handle them in the appropriate manner, whether it be through flushing, stalling, or forwarding. This datapath compared to the single cycle processor also takes significantly more control signals, such as those for forwarding registers A and B as well as a stall signal and flush signal for the hazard detection. The PC in this datapath continues to take as input only 8-bits and output 32-bit instructions from the instruction memory. Furthermore, a branch can be detected in the initial stage of the pipeline to avoid branching hazards that may occur later on.

# Design Part

### Discussion of Used Components

Multiple components were used in the design of this pipelined processor:

**PC** – The program counter was used to fetch the current 8bit instruction address and take ss input the next 8bit instruction address and updates in the next rising clock cycle, sets to 00 when reset signal is on.

**Instruction memory** - Stores a total of 256 addresses that contain 32-bit instructions. In this lab, it contains a list of instructions from the verification part in the lab manual that must be fetched in sequence. Takes as input an 8-bit address and outputs a 32-bit instruction.

**Pipelines** – Being a five-stage pipeline, there is an IF/ID, ID/EX, EX/MEM, and MEM/WB pipeline. The IF/ID pipeline will take as input PC + 4 as well as the instruction to be executed, and if necessary, the flush signal is also sent to this pipeline. The ID/EX pipeline will take as the read data outputs from the register file as inputs, as well as the Jump address offset. This pipeline will output the read data and offset and instruction values into the execution stage. The Ex/MEM pipeline will receive the read data values and perform the necessary computations within its stage. The final pipeline will be the MEM/WB pipeline, which will take as input the read data from the data memory and ALU result.

**ALU with shift** - Calculate PC+4 + Offset address for branch instruction, by shift operand B(offset) to left by 2 bits then add with operand A(PC+4).

**ALU** - Performs different operations depending on the types of instruction. For lw and sw, performs A+B; for beq, perform A-B; for R type, based on 6bits funct, it performs Add, Subtract, And, OR, SLT(compare if A<B), or no operation in any other situations (output all 0s).

Adder +4 – Calculates the current instruction address + 4 and pass to Mux for deciding next instruction address.

**Hazard detection Unit** – the hazard detection unit takes 3 bits instr[23 - 21] from RS and 3 bits instr[18-16] from RT as well as ID/EX.MemRead all as input and processes it in order to detect whether or not a hazard will occur. This unit will then output a stall or flush control signal depending on the hazard and if one is detected.

**Forwarding Unit** – this unit is used to deal with hazards as well and performs a forwarding operation on A or B if a hazard is detected.

**Data memory** - using ram type, stores 256 registers that contain address of 8bits data. Initially holds addr 00 = 55 and addr 01 = AA values. The contents of the registers will be updated in the next rising clock cycle.

Comparator – this component is used to compare the read data outputs, in order to see if they

are the same values. The output of this is ANDed with the branch control signal and the output of that is set as one of the select values for a mux that will decide the address such as a jump.

**Jump address** - Calculates the target jump address by shifting the input address by 2 bits to the left.

#### Discussion of Actual Solution

All the pipelines and other units involving registers were designed using synch and enabled dflipflops. The design did not include a mux before the id/ex pipeline which is responsible for passing control signals and taking the stalling signal as input, since this caused errors that were not solvable and outputted incorrect results. The rest of the combinational units and registers worked as expected. The hazard detection units added new control signals to the datapath, not previously seen in the single cycle processor. The hazard detection unit was responsible for the flush and stall control signals, which performed their respective functions depending on whether a hazard was detected, such as a branch control hazard, or data hazard. The hazard forwarding unit added forwardingA and forwardingB control signals, which in the case of this lab helped solve a data hazard with the OR instruction from the provided benchmark code.

#### Discussion of Tool

In this lab, the main tool used was the Quartus II software. The Altera DE2 Board was not used in this lab. The Quartus II software was used to code the VHDL and design the hardware implemented in the pipelined processor datapath above. The verification and simulation of the VHDL code was performed using the waveform simulation functionality in the Quartus software itself.

# Discussion of Challenging Problems

The major challenge faced during this lab was being able to implement a function that allows the processor to recover from stalling when a data hazard is detected. In the current design when a data hazard requiring a stall is detected, the processor performs the stall but is unable to stop stalling. The root cause of this is very likely due to a combinational loop or potential lower-level conflicts between the id/ex pipe and the detection unit. The stall signal is generated from the id/ex memRead and id/ex.RegisterRs values, which are derived from the id/ex pipe inputs, however this creates unstable behaviors for when the stall signal is read. Due to timing constraints, this issue could not be solved within the scope of this lab.

# Real Implementation

# Shown simulation/synthesis results



Figure 3.1 - Top-level schematic design



Figure 3.2 - Top-level Simulation result



Figure 3.3 – IF/ID pipeline simulation result



Figure 3.4 – ID/EX pipeline simulation result



Figure 3.5 – EX/MEM pipeline simulation result



Figure 3.6 – MEM/WB pipeline simulation result

#### Verification

| Instruction          | 1   | 2  | 3  | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  | 16  | 17 |
|----------------------|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|
|                      | , . |    |    |     |     | 0   | ·   | 0   | ,   | 10  | 11  | 12  | 15  | 17  | 15  | 10  | 17 |
| lw \$2, 0            | IF  | ID | EX | MEM | WB  |     |     |     |     |     |     |     |     |     |     |     |    |
| lw \$3, 1            |     | IF | ID | EX  | MEM | WB  |     |     |     |     |     |     |     |     |     |     |    |
| sub \$1, \$2,<br>\$3 |     |    | IF | ID  | EX  | MEM | WB  |     |     |     |     |     |     |     |     |     |    |
| or \$4, \$1, \$3     |     |    |    | IF  | ID  | EX  | MEM | WB  |     |     |     |     |     |     |     |     |    |
| %beq \$1, \$1,<br>20 |     |    |    |     | IF  | ID  | EX  | MEM | WB  |     |     |     |     |     |     |     |    |
| sw \$4, 3            |     |    |    |     |     | IF  | ID  | EX  | MEM | WB  |     |     |     |     |     |     |    |
| add \$1, \$2,<br>\$3 |     |    |    |     |     |     | IF  | ID  | EX  | MEM | WB  |     |     |     |     |     |    |
| sw \$1, 4            |     |    |    |     |     |     |     | IF  | ID  | EX  | MEM | WB  |     |     |     |     |    |
| lw \$2, 3            |     |    |    |     |     |     |     |     | IF  | ID  | EX  | MEM | WB  |     |     |     |    |
| lw \$3, 4            |     |    |    |     |     |     |     |     |     | IF  | ID  | EX  | MEM | WB  |     |     |    |
| j 11                 |     |    |    |     |     |     |     |     |     |     | IF  | ID  | EX  | MEM | WB  |     |    |
| beq \$1, \$1,<br>-44 |     |    |    |     |     |     |     |     |     |     |     | IF  | ID  | EX  | MEM | WB  |    |
| beq \$1, \$2,<br>-8  |     |    |    |     |     |     |     |     |     |     |     |     | IF  | ID  | EX  | MEM | WB |

Data hazard - SUB instruction requires values of register 2 and 3 in cycle 4, but these values are written in at cycle 5 and 6 - Stall would be the solution here

Data hazard - OR intrusion requires register 1 value in cycle 5, however register 1 is updated in cycle 7 - forwarding would be the solution here

Control hazard - Branch instruction in cycle 6 will always be true, since register 1 will always be equal to itself. Therefore branch must be taken, and because the instruction requires an offset of 20, next instruction will be law \$3, 4 therefore flush of the sw instruction right after the branch

Control hazard - Jump address will require jump to address 44, therefore the beq \$1, \$1, -44 address will need to be flushed.

Figure 3.7 – Hand calculation showing potential hazards in code execution

| Instruction          | 1  | 2  | 3      | 4      | 5   | 6  | 7    | 8    | 9   | 10  | 11  | 12  | 13  | 14  | 15  |     |    |
|----------------------|----|----|--------|--------|-----|----|------|------|-----|-----|-----|-----|-----|-----|-----|-----|----|
| lw \$2, 0            | IF | ID | EX     | MEM    | WB  |    |      |      |     |     |     |     |     |     |     |     |    |
| lw \$3, 1            |    | IF | ID     | EX     | MEM | WB |      |      |     |     |     |     |     |     |     |     |    |
| sub \$1, \$2,<br>\$3 |    |    | bubble | bubble | IF  | ID | EX → | MEM  | WB  |     |     |     |     |     |     |     |    |
| or \$4, \$1, \$3     |    |    |        |        |     | IF | ID   | → EX | MEM | WB  |     |     |     |     |     |     |    |
| %beq \$1, \$1,<br>20 |    |    |        |        |     |    | IF   | ID   | EX  | MEM | WB  |     |     |     |     |     |    |
| sw \$4, 3            |    |    |        |        |     |    |      | nop  | nop | nop | nop | nop |     |     |     |     |    |
| lw \$3, 4            |    |    |        |        |     |    |      |      | IF  | ID  | EX  | MEM | WB  |     |     |     |    |
| j 11                 |    |    |        |        |     |    |      |      |     |     | IF  | ID  | EX  | MEM | WB  |     |    |
| beq \$1, \$1,<br>-44 |    |    |        |        |     |    |      |      |     |     |     | nop | nop | nop | nop | nop |    |
| beq \$1, \$2,<br>-8  |    |    |        |        |     |    |      |      |     |     |     |     | IF  | ID  | EX  | МЕМ | WB |

Figure 3.8 – Hand calculation showing potential resolved hazards in code execution

Over the course of this lab, the datapath for a pipelined processor with hazard detection units was successfully derived. The datapath shown in figure 1.5 was then successfully translated into VHDL with a few bugs. The hazard detection units were also both realized in VHLD. The design was not simulated on the board; however, verification was performed using the waveform simulations along with the hand calculations derived for this lab. Unfortunately, the verification of the top-level entity waveform against the hand calculations shown in figure 3.8 was unsuccessful due to the stalling issue previously mentioned.

#### Discussion

8 bits×3 gates/bit=24 gates
24 gates×0.01ns/gate=0.24 ns
2 gate delays=2×0.01=0.02ns For Mux
2 mux so 0.04ns
1 gate delay=0.01ns (Simple Logic)
0.01ns For Zero Flag Logic

Worst case for ALU = Adder + 2 Mux \_ Zero Flag Logic + Simple Logic = 0.04+0.24 +0.01 = 0.29ns

| Instruction | Instruction | Register | ALU       | Data   | Register | Total Time |
|-------------|-------------|----------|-----------|--------|----------|------------|
| Class       | Fetch       | Read     | Operation | Access | Write    |            |
| Load Word   | 2ns         | 1ns      | 0.29      | 2ns    | 1ns      | 6.29       |
| (lw)        |             |          |           |        |          |            |
| Store word  | 2ns         | 1ns      | 0.29      | 2ns    |          | 4.29       |
| (sw)        |             |          |           |        |          |            |
| R-type      | 2ns         | 1ns      | 0.29      |        | 1ns      | 4.29       |
| (add, sub,  |             |          |           |        |          |            |
| OR, AND)    |             |          |           |        |          |            |
| Branch      | 2ns         | 1ns      | 0.29      |        |          | 3.29       |
| (beq)       |             |          |           |        |          |            |
| Jump        | 2ns         | 1ns      | 0.29      |        |          | 3.29       |

Table 1.1. - Single Cycle processor execution times

The single cycle processor from the previous lab had a worst-case clock cycle of 6.29ns. In this lab, because this is a pipelined processor, the worst-case clock cycle is 2ns in accordance with the fact that each instruction executes in stages, and the longest time taken by any one phase in the instruction execution is 2ns. In the single cycle processor, because the instructions execute one at a time, the processor must allow for the slowest instruction, which happened to be 6.29ns. Ultimately this means that the difference in execution time between the processors comes out to 4ns, making the pipelined processor significantly more efficient in execution time.

In terms of the solution for the pipelined processor itself, the datapath designed for this lab was implemented in VHLD, and all the components were successfully implemented as well. However, there were some challenges with the final pipelined processor design in VHDL. When the design was stimulated, only the first three instruction from the benchmark code were fetched correctly. Once the processor reached the sixth cycle, a data hazard was detected, requiring a stall, however once the processor stalled, it was unable to recover from that state, permanently stalling.

### Conclusion

In conclusion, this lab provided a deeper understanding of the design and functionality of a pipelined processor. The lab also enhanced the understanding of the potential types of hazards that can be encountered in a pipelined processor, and how to resolve them. The datapath design in this lab as well as the hazard detection and forwarding units were all implemented in VHDL. Unfortunately, correct results were not obtained from the stimulated processor over the course of this lab

# Appendix A

#### A-1 ALU VHDL Code

```
LIBBARY isee;
USE lees.etd.logic_rit64.ALL;
USE lees.etd.logic_arith.ALL;
USE lees.etd.logic_rit64.ALL;
USE lees.etd.logic_rit64.ALL rit64.ALL;
USE lees.etd.logic_rit64.ALL;
USE lees.etd
```

#### A-2 ALU with Shift VHDL Code

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_arith.ALL;
USE ieee.std_logic_unsigned.ALL;
ENTITY ALU_With_Shift IS
   PORT (
      inputA : IN std_logic_vector(7 DOWNTO 0); -- First ALU
operand (PC+4)
       inputB : IN std_logic_vector(7 DOWNTO 0); -- Second ALU
      ALUResult: OUT std_logic_vector(7 DOWNTO 0) -- Final ALU result
   );
END ALU_With_Shift;
ARCHITECTURE rtl OF ALU_With_Shift IS
   SIGNAL shifted_B : std_logic_vector(7 DOWNTO 0);
   -- Automatically shift inputB left by 2 before addition
   shifted_B <= inputB(5 DOWNTO 0) & "00";</pre>
   -- Perform addition (inputA + shifted B)
   ALUResult <= inputA + shifted_B;
END rtl:
```

### A-3 Comparator VHDL

```
USE ieee.std_logic_1164.ALL;
-- Top-level 8-bit Comparator
ENTITY Comparator IS
   PORT(
      a : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
       b : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
       equal : OUT STD_LOGIC
   );
ARCHITECTURE structural OF Comparator IS
   COMPONENT xnor_gate
      PORT(a, b : IN STD_LOGIC; y : OUT STD_LOGIC);
   FND COMPONENT:
   COMPONENT and2_gate
       PORT(a, b : IN STD_LOGIC; y : OUT STD_LOGIC);
   SIGNAL x : STD_LOGIC_VECTOR(7 DOWNTO 0); -- outputs of xnor gates
   SIGNAL and1, and2_sig, and3, and4, and5, and6, and7 : STD_LOGIC;
REGIN
    -- Instantiate 8 xnor gates
    x\theta: xnor\_gate PORT MAP(a(\theta), b(\theta), x(\theta));
   x1: xnor_gate PORT MAP(a(1), b(1), x(1));
   x2: xnor_gate PORT MAP(a(2), b(2), x(2));
   x3: xnor_gate PORT MAP(a(3), b(3), x(3));
   x4: xnor_gate PORT MAP(a(4), b(4), x(4));
   x5: xnor_gate PORT MAP(a(5), b(5), x(5));
   x6: xnor_gate PORT MAP(a(6), b(6), x(6));
   x7: xnor_gate PORT MAP(a(7), b(7), x(7));
   -- AND reduction tree
   a1: and2_gate PORT MAP(x(\theta), x(1), and1);
   a2: and2_gate PORT MAP(x(2), x(3), and2_sig);
    a3: and2_gate PORT MAP(x(4), x(5), and3);
   a4: and2_gate PORT MAP(x(6), x(7), and4);
   a5: and2_gate PORT MAP(and1, and2_sig, and5);
   a6: and2_gate PORT MAP(and3, and4, and6);
   a7: and2_gate PORT MAP(and5, and6, equal);
```

### A-4 Data Memory VHDL

```
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_arith.ALL;
USE ieee.std logic unsigned.ALL:
ENTITY data_memory IS
        2T (
address : IN std_logic_vector(7 DOMNTO 0); -- 8-bit address for 256 locations
LIBRARY ieee;
        write_data : IN std_logic_vector(7 DOWNTO 0);
                                                                                                USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_arith.ALL;
USE ieee.std_logic_unsigned.ALL;
ENTITY data_memory IS
        mem_write : IN std_logic;
                                                                                                      mem_read : IN std_logic;
        clk : IN std_logic
END data_memory:
ARCHITECTURE rtl OF data_memory IS
     TYPE ram_type IS ARRAY (0 TO 255) OF std_logic_vector(7 DOWNTO 0);
        -- Address 00: 55
                                                                                                     END data_memory;
                                                                                                     ARCHITECTURE rtl OF data_memory IS
        00 => X"55",
                                                                                                        ROUTECTURE T.1 OF Gats_memory IS

TVPE rest_type IS ARRAY (8 TO 255) OF std_logic_vector(7 DOWNTO 0);

510ML ran : ran_type := (
--- Address 00: 55

--- Address 00: 55
--- Address 01: AA
         -- Address 01: AA
        θ1 => X"AA",
        -- Fill remaining with 80
        OTHERS => X*00*
BEGIN
                                                                                                             OTHERS => X"00"
    PROCESS (clk)
                                                                                                     BEGIN
PROCESS (<u>clk</u>)
        IF rising_edge(clk) THEN
            IF mem_write = '1' THEN
                                                                                                             IF rising_edge(glk) THEN

IF nem_write = '1' THEN

ram(CONV_INTEGER(address)) <= write_data;

END IF;
                ram(CONV_INTEGER(address)) <= write_data;
            END IF;
    END PROCESS:
                                                                                                   read.data \leftrightarrow ram(CONV_INTEGER(address)) \ \mbox{WHEN mem.read} * '1' \ \mbox{ELSE (OTHERS} \Rightarrow '0'); \ \mbox{ENO rtl};
     read_data <= ram(CONV_INTEGER(address)) WHEN mem_read = '1' ELSE (OTHERS => '0');
```

#### A-5 EX\_MEM VHDL

```
USE ieee.std_logic_1164.ALL;
 ENTITY EX_MEM IS
                  : IN STD_LOGIC;
                   : IN STD_LOGIC;
      i_enable : IN STD_LOGIC;
       -- WB control signals
       i_WB_RegWrite : IN STD_LOGIC;
       i_WB_MemToReg : IN STD_LOGIC;
        -- M control signals
       i_M_MemRead : IN STD_LOGIC;
                                                                           ARCHITECTURE structural OF EX_MEM IS
                                                                                COMPONENT OneBitRegister
       i_ALUresult : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
                                                                                     PORT (
       i_WriteData : IN STD_LOGIC_VECTOR(7 DOWNTO θ);
                                                                                                      : IN STD_LOGIC;
                                                                                         i input
       i_RegDstOut : IN STD_LOGIC_VECTOR(2 DOWNTO 0); -- previously i_RegisterRd
                                                                                          i_enable : IN STD_LOGIC;
       o_WB_RegWrite : OUT STD_LOGIC;
                                                                                                        : IN STD_LOGIC;
                                                                                         i_clock
       o_WB_MemToReg : OUT STD_LOGIC;
                                                                                          i_async_reset : IN STD_LOGIC;
       -- M outputs
                                                                                          i_async_set : IN STD_LOGIC;
                                                                                                          : OUT STD_LOGIC;
        o_ALUresult : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
                                                                                                          : OUT STD_LOGIC
                                                                                         o_gBar
       o_WriteData : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
       o_RegDstOut : OUT STD_LOGIC_VECTOR(2 DOWNTO θ)
                                                                                END COMPONENT;
 END EX_MEM;
BEGIN
    -- WB control signals
                                                                                                            o_qBar
    wb_reg0 : OneBitRegister
                                                                                                     -- ALU Result (8 bits)
        PORT MAP (
                                                                                                     gen_ALU : FOR i IN 0 TO 7 GENERATE
alu_reg : OneBitRegister
PORT MAP (
                                                                                                                              => i_ALUresult(i),
             i_clock
                           => i_clock,
                                                                                                                i_input
            i_async_reset => i_reset,
                                                                                                                i_clock => i_clock,
i_async_reset => i_reset,
             i_async_set => '0',
                                                                                                                i_async_set => '8',
o_q => o_ALUresult(i),
o_qBar => OPEN
                          => o_WB_RegWrite.
             o_q
             o_gBar
                           => OPEN
                                                                                                                o_qBar
    wb_reg1 : OneBitRegister
                                                                                                      -- Write Data (8 bits)
        PORT MAP (
                                                                                                     gen_WriteData : FOR i IN 0 TO 7 GENERATE
wd_reg : OneBitRegister
PORT MAP (
                             => i_WB_MemToReg,
                            => i_enable,
                                                                                                                i_input
                                                                                                                              => i_WriteData(i),
                                                                                                                i_input => i_WriteDa
i_enable => i_enable,
i_clock => i_clock,
i_async_reset => i_reset,
            i_clock
                           => i_clock,
             i_async_reset => i_reset,
             i_async_set => '0',
                                                                                                                i_async_set => '8',|
o_q => o_WriteData(i),
o_qBar => OPEN
             p_0
                           => o_WB_MemToReg,
             o_qBar
                            => OPEN
        );
    -- M control signals
                                                                                                      -- RegDstOut (3 bits)
                                                   m_reg1 : OneBitRegister
    m_reg0 : OneBitRegister
                                                       PORT MAP (
                                                                                                            PORT MAP (
            i_input
                            => i_M_MemRead,
                                                          i_input => i_M_MemWrite,
                                                                                                                i_input
                                                                                                                              => i_RegDstOut(i),
                                                                                                                 i_enable => i_enable,
i_clock => i_clock,
            i_enable => i_enable,
                                                          i_enable => i_enable,
                                                                                                                i_clock
            i_clock
                           => i_clock,
                                                                                                                 i_async_reset -> i_reset
                                                          i_clock => i_clock,
                                                                                                                1_async_reset => 1_reset,
1_async_set => '0',
o_q => o_RegDstOut(1),
o_qBar => OPEN
             i_async_reset => i_reset,
                                                          i_async_reset => i_reset,
            i_async_set => '0',
                                                                                                                o_qBar
             p_0
                           => o M MemRead
                                                          i_async_set => '0',
                                                                        => o_M_MemWrite, END GENERA::
END structural;
             o_qBar
                           => OPEN
                                                                                                    END GENERATE;
                                                           o_q
```

# A-6 Forwarding Unit VHDL

#### A-7 Hazard Detection Unit VHDL

```
LIBRAY Lees:
USE ieee.std.logic.1164.ALL;

ENTITY HazardDetectionUnit IS

POIT (

ILEX_Membead : IN STD.LOGIC;

ILEX_Membead : IN STD.LOGIC,

ILEX_Membead : IN STD.LOGIC,

ILEX_Membead : IN STD.LOGIC.VECTOR(2 DOWNTO e);

IF_ID.Registerfts : IN STD.LOGIC.VECTOR(2 DOWNTO e);

IF_ID.Registerfts : IN STD.LOGIC.VECTOR(2 DOWNTO e);

PCWrite : OUT STD.LOGIC;

IFIDWRITE : OUT STD.LOGIC;

IFIDWRITE : OUT STD.LOGIC;

IFIDWRITE : OUT STD.LOGIC;

IFIDWRITE : OUT STD.LOGIC;

IFIDRESS (ID.EX_MemBead, ID.EX_Registerft, IF_ID.Registerfts, IF_ID.Registerfts)

BEGIN

IFI (ID.EX_MemBead = '1') AND

(ID.EX_Registerft = IF_ID.Registerft)) THEN

POWTITE ** ("F" - stall IF/ID

IFIDWRITE ** ("F" - stall IF/ID

IDEWRITE ** ("F" - stall IF/ID

IDEWRI
```

### A-8 Instruction Register VHDL

```
LIBRARY isee;
USE isee.atd.logic.j164.ALL;
ENTITY InstructionRegister I N STL.GOIC.WETOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
END INSTRUCTIONREGISTER I N STL.GOIC.STECTOR(31 DOWNTO 8);
END INSTRUCTIONREGISTER I N STL.GOIC.STECTOR(31 DOWNTO 8);
END INSTRUCTIONREGISTER I N STL.GOIC.STECTOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
END COMPONENT;
SIGNAL dommy.gBar : STL.GOIC.VECTOR(31 DOWNTO 8);
END COMPONENT;
SIGNAL dommy.gBar : STL.GOIC.VECTOR(31 DOWNTO 8);
END COMPONENT;
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
END COMPONENT;
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
END COMPONENT;
Lister I N STL.GOIC.VECTOR(31 DOWNTO 8);
Lister I N STL.GOIC.STECTOR(31 DOWNTO 8);
L
```

# A-9 ID\_EX VHDL

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
 ENTITY ID_EX IS
            PORT (
i_clock
i_reset
i_enable
                         -- M control signals
i_M_MemRead : IN STD_LOGIC;
i_M_MemWrite : IN STD_LOGIC;
                                                                                                                                                                                                                                                     SIGNAL dummy_qBar : STD_LOGIC_VECTOR(63 DOWNTO 0);
BEGIN
                                                                                                                                                                                                                                                    BEGIN

***BE control

**BL.sepirite: inebsitSepister PORT MAPI_NB_Repirite, i_enable, i_clock, i_reset, '0',

**Out.Repirite, doisw_(Sup(0));

**BL.sepirite, 
                       -- Data Inputs

1.ResdButa1 : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
1.ResdButa2 : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
1.Res : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
1.Rt : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
1.Rd : IN STD_LOGIC_VECTOR(2 DOWNTO 0);
                      LRs : IN STD_LOGE_VECTOR(2 DOWNTO 0);
LRt : IN STD_LOGE_VECTOR(2 DOWNTO 0);
LRd : IN STD_LOGE_VECTOR(2 DOWNTO 0);
LRd : IN STD_LOGE_VECTOR(2 DOWNTO 0);
down_cdsr(2);
LPd : IN STD_LOGE_VECTOR(7 DOWNTO 0); --instr[7.0]

down_cdsr(2);
down_cdsr(2);
                                                                                                                                                                                                                                                 -- Ex control

Exploy: ConditAmpleter PORT MP(LEX.Amplet, i.monble, i.clock, i.reset, '0', o.EX.Amplet, dummy,datr(d));

EX.LUSTC: ConditAmpleter PORT MP(LEX.AUSTC, i.monble, i.clock, i.reset, '0', o.EX.AUSTC, dummy,datr(d));

EX.LUGGE: ConditAmpleter PORT MP(LEX.AUSD(0), i.monble, i.clock, i.reset, '0', o.EX.AUSD(0), dummy,datr(d));

EX.LUGGE: ConditAmpleter PORT MP(LEX.AUSD(1), i.monble, i.clock, i.reset, '0', o.EX.AUSD(1), dummy,datr(d));
                         -- WB outputs
o_WB_RegNrite : OUT STD_LOGIC;
o_WB_MemToReg : OUT STD_LOGIC;
                         -- EX outputs

o_EX_RegDst : OUT STD_LOGIC;
o_EX_ALUSrc : OUT STD_LOGIC;
o_EX_ALUOp : OUT STD_LOGIC_VECTOR(1 DOWNTO 0);
                                                                                                                                                                                                                                                              -- Data Outputs

o.ReadData1 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
o.ReadData2 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0);
o.Re : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
o.Rt : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
o.Rd : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
o.Rd : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
                                                                                                                                                                                                                                                            );
END GENERATE;
                                                                                                                                                                                                                                                 o_Offset8 : OUT STD_LOGIC_VECTOR(7 DOWNTO 0)
                rt: FGR i IN 0 TO 2 GEMERATE
reg.rt: CombitRegister PODT MAP(
    i.imput >> i.ft(i), i.enable >> i.enable, i.clock >> i.clock,
    i.async.reat >> i.reart, i.async.set >> 0', c,q >> i.ft(i), c.qBar >> dummy.qBar(27 + 1)
                   rd: FOR i IN 0 TO 2 GENERATE
                           FIRE1 in we not 2 concerns
reg_rds (neelStregister PORT MAP(
   i_input = 1.Re(1), i_enable => i_enable, i_clock => i_clock,
   i_async_reset => i_reset, i_async_set => '0', o_q => o_Re(1), o_q@ar => dummy_q@ar(38 + 1)
                  END GENERATE:
                END structural;
```

#### A-10 IF ID VHDL

```
INDIARY see; Logic_1164_ALL;
USE leee_std_logic_1164_ALL;
USE leee_std_log
```

### A-11 Instruction Memory VHDL

```
LIBBARY isee;
USS isee.std.logic.lof4.ALL;
USS isee.std.logic.lof2.arith.ALL;
USS isee.std.logic.logic.nosigned.ALL;
USS isee.std.logic.logic.nosigned.ALL;
USS isee.std.logic.logic.nosigned.ALL;
USS isee.std.logic.logic.nosigned.ALL;
USS isee.std.logic.logic.nosigned.ALL;
USS isee.std.logic.logic.nosigned.ALL;
USS isee.std.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic.logic
```

### A-12 Jump Address VHDL

```
LIBRARY ieee;
 USE ieee.std_logic_1164.ALL;
 USE ieee.std_logic_arith.ALL;
 USE ieee.std_logic_unsigned.ALL;
 ENTITY JumpAddress IS
     PORT (
         instr_in : IN std_logic_vector(7 DOWNTO 0); -- 8-bit jump target
 from instruction
         jump_addr : OUT std_logic_vector(7 DOWNTO 0) -- Final 8-bit jump
 address
 END JumpAddress;
 ARCHITECTURE structural OF JumpAddress IS
     SIGNAL shifted_addr : std_logic_vector(9 DOWNTO 0);
     -- Shift left by 2 (word alignment)
     shifted_addr <= instr_in & "00";</pre>
     -- Get lower 8 bits of shifted value
     jump_addr <= shifted_addr(7 DOWNTO 0);</pre>
 END structural;
A-13 PC VHDL
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY PC IS
PORT (
       i_clock
```

```
: IN STD_LOGIC;
: IN STD_LOGIC, VECTOR(7 DOWNTO 0);
: OUT STD_LOGIC_VECTOR(7 DOWNTO 0)
-- Current PC output
              i_resetBar
i_setBar
i_pcwrite
              i_pc_in
o_pc_out
);
END PC:
ARCHITECTURE structural OF PC IS
COMPONENT OneBitRegister
             PORT (
i_input
                                                   : IN STD_LOGIC;
: IN STD_LOGIC;
                      i_enable
                      i_clock
                                                    : IN STD_LOGIC;
                      i_async_reset
i_async_set
                                                   : IN STD_LOGIC;
: IN STD_LOGIC;
                      o_q
o_qBar
                                                    : OUT STD LOGIC
                                                    : OUT STD_LOGIC
       END COMPONENT;
       \label{eq:signal_dummy_qBar} \begin{array}{l} \cdot \\ \text{SIGNAL dummy\_qBar} \ : \ \text{STD\_LOGIC\_VECTOR(7 DOWNTO 0);} \end{array}
BEGIN

GEN_PC: FOR i IN 0 TO 7 GENERATE
              => i_pc_in(i),
                            1.input => i_pc_in(1),
i_enable => i_pcwrite,
i_clock => i_clock,
i_async_reset => i_resetBar,
o_q => o_pc_out(1),
o_qBar => dummy_qBar(i)
       END GENERATE:
  END structural;
```

#### A-14 MEM WB VHDL

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY MEM_WB IS
PORT (
                                                                       i.clock : IN STD_LOGIC;
i.reset : IN STD_LOGIC;
i.reset : IN STD_LOGIC;
i.reset : IN STD_LOGIC;
-- WE control signals
i.WB.RegWrite : IN STD_LOGIC;
i.WB.RegWrite : IN STD_LOGIC;
i.WB.RegWrite : IN STD_LOGIC_VECTOR(7 DOWNTO 0);
i.RegDstOut : OUT STD_LOGIC_VECTOR(2 DOWNTO 0);
i
                                                                                i_clock
                                                                                                                                                                                                                               IN STD_LOGIC;
IN STD_LOGIC;
IN STD_LOGIC;
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          -- Read Data
rd9: OneBitRegister PORT MAP(i,input => i.ReadData(0), i.enable => i.enable, i.clock => i.clock,
i.async_reset => i.reset, i.async_set => '0', o,q => o.ReadData(0), o_plar => dummy_oflar(2);
rd1: OneBitRegister PORT MAP(i,input => i.ReadData(1), o_plar => dummy_oflar(3);
rd2: OneBitRegister PORT MAP(i,input => i.ReadData(1), o_plar => dummy_oflar(3);
rd2: OneBitRegister PORT MAP(i,input => i.ReadData(2), o_plar => dummy_oflar(3);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(3), o_plar => dummy_oflar(4);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(3), o_plar => dummy_oflar(4);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(3), o_plar => dummy_oflar(5);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(3), o_plar => dummy_oflar(5);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(3), o_plar => dummy_oflar(5);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(4), o_plar => dummy_oflar(6);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(3), o_plar => dummy_oflar(6);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(4), o_plar => dummy_oflar(7);
rd3: OneBitRegister PORT MAP(i,input => i.ReadData(4), o_plar => dummy_oflar(6);
rd3: OneBitRegister PORT MAP(i,input => i.AuDlenault(6), i.enable => i.enable, i.clock => i.clock,
i.async_reset => i.reset, i.async_set => '0', o_q => o_ReadData(6), o_plar => dummy_oflar(9);
rd3: OneBitRegister PORT MAP(i,input => i.AuDlenault(6), i.enable => i.enable, i.clock => i.clock,
i.async_reset => i.reset, i.async_set => '0', o_q => o_ReadData(7), o_qflar => dummy_oflar(9);
alus: OneBitRegister PORT MAP(i,input => i.AuDlenault(6), i.enable => i.enable, i.clock => i.clock,
i.async_reset => i.reset, i.async_set => '0', o_q => o_ReadData(7), o_qflar => dummy_oflar(9);
alus: OneBitRegister PORT MAP(i,input => i.AuDlenault(6), i.enable => i.enable, i.clock => i.clock,
i.async_reset => i.reset, i.async_set => '0', o_q => o_ReadData(7), o_qflar => dummy_oflar(9);
alus: OneBitRegister PORT MAP(i,input => i.AuDlenault(7), i.enable => i.enable, i.clock => i.
);
END MEM_WB;
ARCHITECTURE structural OF MEM_WB IS
                                        COMPONENT OneBitRegister
                                                                             PORT (
                                                                                                                     i_input
                                                                                                               STD_LOGIC;
                                        );
END COMPONENT;
                                        -- Dummy signals for o_qBar connections
SIGNAL dummy_qBar : STD_LOGIC_VECTOR(19 DOWNTO 0);
                                     IN
-- WB Control
wb_regwrite: OneBitRegister
PORT MAP (
    i_input => i_
    i_enable => i_
    i_clock => i_

                                                                                                                     END structural;
```